

# USB2.0 H.264 Video Encoding Camera Controller SN9C292B Datasheet

Document No.-

Version 1.61

| Revision                                       | Date                                        | Description                                       |  |  |  |  |
|------------------------------------------------|---------------------------------------------|---------------------------------------------------|--|--|--|--|
| 1.3                                            | 15-04-16                                    | first release of SN9C292B                         |  |  |  |  |
| 1.4 15-04-28 Change QFN88 package type to 292B |                                             |                                                   |  |  |  |  |
| 1.5                                            | 15-07-07 Correct 2.5v LDO to 1.8v for LGA65 |                                                   |  |  |  |  |
| 1.61 15-09-14                                  |                                             | Correct DDR voltage in system / pin description   |  |  |  |  |
| 1.01                                           | 15-09-14                                    | Modify Junction temperature of operation to 100°C |  |  |  |  |



## **Table of Contents**

| l | General I  | Description                              | 4  |
|---|------------|------------------------------------------|----|
| 2 | Features.  |                                          | 4  |
|   |            | ystem                                    |    |
|   | 2.2 U      | SB Controller                            | 4  |
|   | 2.3 S      | ensor Interface                          | 4  |
|   | 2.4 C      | olor Processing                          | 5  |
|   | 2.5 Se     | caling Engine                            | 5  |
|   | 2.6 JI     | PEG Encoder                              | 5  |
|   | 2.7 H      | .264 Encoder                             | 6  |
|   | 2.8 V      | ideo / Still Image                       | 6  |
|   | 2.9 Fi     | rame rate                                | 6  |
|   | 2.10 A     | udio                                     | 6  |
|   | 2.11 O     | SD                                       | 7  |
|   | 2.12 M     | Iotion Detection                         | 7  |
|   | 2.13 M     | licro Controller and USB Device Features | 7  |
|   | 2.14 P     | re-Defined for USB Video Class           | 7  |
|   | 2.15 P     | latform Support                          | 8  |
| 3 | Function   | Block Diagram                            | 9  |
| 4 | Pin Assig  | nment                                    | 10 |
|   | 4.1 pa     | ackage type I: LGA65 - SN9C292BIG        | 10 |
|   | 4.1.       | Pin-Out Diagram                          | 10 |
|   | 4.1.2      | Pin-Out Description                      | 10 |
|   | 4.2 pa     | ackage type II: QFN88 - SN9C292BJG       | 12 |
|   | 4.2.       | Pin-Out Diagram                          | 12 |
|   | 4.2.2      | Pin-Out Description                      | 12 |
| 5 | Electrical | l Characteristics                        | 15 |
|   | 5.1 D      | C Operating Condition                    | 15 |
|   | 5.1.       | 1 Absolute Maximum Ratings               | 15 |
|   | 5.1.2      | 2 Recommened Operating Conditions        | 15 |
|   | 5.1        | 3 DC Electrical Characteristics          | 15 |
|   | 5.2 A      | C Operating Condition                    | 16 |
|   | 5.2.       | Parallel Sensor Interface                | 16 |
|   | 5.2.2      | 2 MIPI Sensor Interface                  | 18 |
|   | 5.2        | 3 I2C Control Interface                  | 19 |





|   |     | 5.2.4      | Serial Flash Interface           | 20 |
|---|-----|------------|----------------------------------|----|
|   | 5.3 | Tem        | perature                         | 22 |
|   |     | 5.3.1      | Storage Temperature              |    |
|   |     | 5.3.2      | Operation Temperature            |    |
| 6 | Pac | kage       |                                  |    |
|   | 6.1 |            | nenclature                       |    |
|   | 6.2 | pack       | kage type I: LGA65 - SN9C292BIG  | 24 |
|   |     | 6.2.1      | Drawing                          | 24 |
|   |     | 6.2.2      | Dimension                        | 25 |
|   | 6.3 | pack       | cage type II: QFN88 - SN9C292BJG | 26 |
|   |     | 6.3.1      | Drawing                          | 26 |
|   |     | 6.3.2      | Dimension                        | 27 |
| 7 | Con | itact Info | ormation                         | 28 |



## 1 General Description

SN9C292B is a USB 2.0 High-Speed (HS) compatible PC Camera controller. The superior image signal processing engine brings sight video experience. The high performance Motion-JPEG / h.264 compression engine makes variant compression ratio to satisfy bandwidth requirement.

SN9C292B is compliant with USB Video Class and Audio Class. With the integrated sensor interface and color processing engine, it can support most available CMOS sensors that range from VGA to 3MP.

SN9C292B is controlled by the embedded micro-controller, and the statistics for 3A (AE / AWB / AF) are built-in. The flexible architecture is consisted of mask ROM, internal RAM and external serial-flash which can store the customized codes and parameters. With the highly-integrated firmware architecture and the developing kit provided by SONiX, it's easy for 3rd party to fulfill customized features.

## 2 Features

## 2.1 System

- 3.3V(analog, I/O), 1.8V(DDR) & 1.2V(core) external power supply are necessary
- Low power consumption of suspend, standby & preview mode
- Input oscillator frequency is 12MHz
- Built-in PLL for internal clock generation
- Using external serial flash to store customized code and data(default 128KBytes)
- Wide serial flash controller speed up to 60 MHz with phase detection
- External RAM is not needed
- 65-pin(use 1.8v LDO) LGA 7.0mmx5.0mm / 88-pin QFN(use 1.8v LDO) 10.0mmx10.0mm package
- Total 9 GPIOs (3 GPIOs are predefined for LED control, serial flash write protect, and sensor reset)

#### 2.2 USB Controller

- USB 2.0 high-speed and full-speed compatible
- USB Video Class 1.1 / 1.5 compliant
- USB Audio Class 1.0 compliant
- USB2.0 HS/FS auto sense and switch
- USB FS mode and USB disconnection are programmable
- 6 endpoints: 1 CONTROL pipe, 2 Interrupt IN, 3 Isochronous-IN(MJPEG/YUY2, H.264 stream, Audio stream)
- 6 alternate settings for Video Streaming Interface

## 2.3 Sensor Interface



- Support QXGA(3MP, 2048x1536), FHD(1920x1080), UXGA(2MP,1600x1200), SXGA(1.3MP, 1280x1024), HD(1280x720), VGA (0.3MP, 640x480) CMOS ISP/Bayer RAW sensor
- Support YUY2 image data format from sensor (max 96M pixel / sec include dummy)
- Support RAW (Bayer-Pattern) image data format from sensor (max 96M pixel / sec include dummy)

Support industrial standard 2-wire serial interface for sensor control

## 2.4 Color Processing

- AE histogram statistics
- AWB window statistics
- AF edge window statistics
- On-the fly defect-pixel cancellation
- Mesh lens shading compensation for R/G/B channel separately.
- Color interpolation with low pass filter (less false color)
- Individual digital color gain control for R/Gr/Gb/B channels
- Individual digital color gain control for Y/Cb/Cr channels
- Pixel offset (optical black) compensation for R/Gr/Gb/B channels
- Programmable gamma table for RGB channels
- Programmable color conversion matrix for R/G/B input
- Configurable noise reduction
- De-color aliasing in edge
- Configurable edge enhancement
- Programmable gamma table for Y channel
- Configurable windowing function after processed image
- Programmable hue and saturation

## 2.5 Scaling Engine

- Fine scalar for maximum 1/256 down-scaling and x4 up-scaling
- For QXGA / UXGA / 1080P / 720P sensors, combined scaling and windowing function provides similar view angle for 1080P / SXGA / 720P / SVGA / VGA / QVGA / QQVGA output format
- The scaling & frame rate adjusting engine are separately controlled for YUV/MJPG and H.264 video streams

## 2.6 JPEG Encoder

- Built-in JPEG encoder to support USB Video Class MJPEG payload
- JPEG format is YUV420 / YUV422 baseline
- Programmable 128 bytes quantization table for Y and C to adjust compression ratio



#### 2.7 H.264 Encoder

- Profile: Main profile, Level: 4.1
- Built-in H.264 encoder support USB Video Class MPEG2-TS
- Built-in H.264 encoder support USB Video Class Skype-TS
- Built-in H.264 encoder support USB Video Class Microsoft UVC V1.5 driver
- Support UVC 1.1
- Adjustable QP for Y and C to provide programmable compression ratio
- Support multiple stream (with SONiX proprietary driver)
- I & P picture types
- CAVLC/CABAC entropy
- Fully support 4x4 (9 modes) and 16x16 (4 modes) Intra prediction modes
- Fully support 16x16, 16x8, 8x16, 8x8, 8x4, 4x8 and 4x4 Inter prediction modes
- Hadamard SAD (SATD) for Quarter-Pixel Motion Estimation

## 2.8 Video / Still Image

- Output video / still image format:
  - > USB Video Class Uncompressed YUY2 payload (16bits/pixel)
  - USB Video Class MJPEG payload
  - USB Video Class H.264 payload
  - > USB Video Class MPEG2-TS payload
  - Skype-TS payload
- Still Image capture up to UXGA and is able to support UVC still image capture method 1/2

#### 2.9 Frame rate

| single stream | 3M  | 1080p | 2M | 1.3M | 720p | VGA |
|---------------|-----|-------|----|------|------|-----|
| H.264         | n/a | 30    | 30 | 30   | 30   | 30  |
| MJPG          | 30  | 30    | 30 | 30   | 30   | 60  |
| YUY2          | n/a | 5     | 5  | 5    | 10   | 30  |

|             | multi-stream  | 1080p | 720p | VGA | QVGA |
|-------------|---------------|-------|------|-----|------|
| config. 1   | stream1 H.264 | 30    |      |     |      |
| (2 streams) | stream2 MJPG  | 30    |      |     |      |
|             | stream1 H.264 |       | 30   |     |      |
|             | stream2 MJPG  |       | 30   |     |      |
| config. 2   | stream3 H.264 |       |      | 30  |      |
| (6 streams) | stream4 MJPG  |       |      | 30  |      |
|             | stream5 H.264 |       |      |     | 30   |
|             | stream6 MJPG  |       |      |     | 30   |

#### 2.10Audio

Support D-Mic(stereo) input interface & I2S digital audio input with UAC 1.0



■ Programmable audio sampling frequency(8, 11.025, 12, 16, 22.05, 24, 44.1, 48 kHz) and resolution (8/16 bits with mono/stereo)

#### 2.110SD

- Displays Up to 2 Rows x 24 Characters
- Character Size 16(horizontal) x 16(vertical)
- Line zoom (x1, x2, x3, x4 to x8 for both X and Y coordinates)
- Character with transparency and other 3 color choices.
- 32 different user definable characters can be stored in RAM.
- Start address is 16-pixel alignment to output image window
- OSD reflash time by Sensor Frame Sync

#### 2.12Motion Detection

- Separate the screen into 16x12 blocks
- One programmable threshold applied to all blocks
- Individual report to indictate motion is detected or not for specific block
- Individual report for specific block can be masked
- Programmable interface via UVC extension unit control

#### 2.13Micro Controller and USB Device Features

- Built-in 8032 micro controller with 4K bytes data memory
- Maximum CPU clock rate is 60MHz
- Auto load extended F/W from external serial flash (typical 128KB)
- Auto load VID/PID, manufacturer, product and serial number string from external serial flash
- Auto load UVC parameter definition from external serial flash
- Firmware is upgradeable from PC & Linux
- Able to force USB at FS mode & USB disconnect
- Watch dog to auto recovery
- With interrupt when sensor image transferring is finished of each frame

#### 2.14Pre-Defined for USB Video Class

- Brightness control (UVC defined)
- Contrast control (UVC defined)
- Hue control (UVC defined)
- Saturation control (UVC defined)
- Sharpness control (UVC defined)
- Gamma control (UVC defined)
- Privacy control (UVC defined)





- Image auto-flip control triggered by GPIO
- LED indicator on video streaming
- UVC Extension unit support

## 2.15Platform Support

- Windows OS (Win 7 & Win8)
- Linux OS (kernel 2.6.27 or later)
- Android OS



# 3 Function Block Diagram





# 4 Pin Assignment

4.1 package type I: LGA65 - SN9C292BIG

4.1.1 Pin-Out Diagram



## 4.1.2 Pin-Out Description

| Pin | Pin      | Mode     |        |         | Description                           |  |
|-----|----------|----------|--------|---------|---------------------------------------|--|
| No. | Name     | Power Up | Normal | Suspend | Description                           |  |
| 1   | VDD12    | Р        | Р      | Р       | DSP core power.                       |  |
| 2   | VDD33    | Р        | Р      | Р       | DSP system power.                     |  |
| 3   | DM       | Α        | Α      | Α       | USB D                                 |  |
| 4   | DP       | Α        | Α      | Α       | USB D+.                               |  |
| 5   | SPIO0    | 1        |        |         | General purpose I/O or SPIO SCK       |  |
| 6   | SPIO1    |          |        |         | General purpose I/O or SPIO SO        |  |
| 7   | SPIO2    |          |        |         | General purpose I/O or SPIO SI        |  |
| 8   | SPIO3    | - 1      |        |         | General purpose I/O or SPIO CS        |  |
| 9   | GPI00    | 1        |        |         | General purpose I/O.                  |  |
| 10  | VDD12    | Р        | Р      | Р       | DSP core power.                       |  |
| 11  | VREF     |          | I      | I       | Via a capacitor 0.1uF to ground.      |  |
| 12  | VDDR     | Р        | Р      | Р       | Power for DDR.                        |  |
| 13  | GPIO1    | 1        |        |         | General purpose I/O.                  |  |
| 14  | SDA      |          | В      | F       | I2C data for sensor.                  |  |
| 15  | SCL      | OU       | В      | F       | I2C clock for sensor.                 |  |
| 16  | S_VSYNC  |          |        | I       | Parallel sensor vsync.                |  |
| 17  | S_HSYNC  | I        | I      | Ī       | Parallel sensor hsync.                |  |
| 18  | S_PCK    |          | I      | I       | Parallel sensor pixel clock.          |  |
| 19  | VDD33/18 | Р        | Р      | Р       | I/O voltage level setting for sensor. |  |
| 20  | SEN_CLK  | 0        | 0      | 0       | Sensor clock.                         |  |



| Pin      | Pin         |          | Mode   |         |                                          |  |
|----------|-------------|----------|--------|---------|------------------------------------------|--|
| No.      | Name        | Power Up | Normal | Suspend | Description                              |  |
| 21       | S_IMG_0     | ı        | I      | ı       | Parallel sensor image data.              |  |
| 22       | S_IMG_1     |          | I      | I       | Parallel sensor image data.              |  |
| 23       | S_IMG_2     | I        | I      | I       | Parallel sensor image data.              |  |
| 24       | DN0         | Α        | Α      | Α       | MIPI sensor data lane 0 negative signal. |  |
| 25       | DP0         | Α        | Α      | Α       | MIPI sensor data lane 0 positive signal. |  |
| 26       | DPCK        | Α        | Α      | Α       | MIPI sensor clock lane positive signal.  |  |
| 27       | DNCK        | Α        | Α      | Α       | MIPI sensor clock lane negative signal.  |  |
| 28       | S_IMG_3     | 1        | ı      | I       | Parallel sensor image data.              |  |
| 29       | S_IMG_4     | I        | I      | ı       | Parallel sensor image data.              |  |
| 30       | S_IMG_5     | I        | I      | I       | Parallel sensor image data.              |  |
| 31       | S_IMG_6     | I        | ı      | ı       | Parallel sensor image data.              |  |
| 32       | S_IMG_7     | I        | ı      | I       | Parallel sensor image data.              |  |
| 33       | S_IMG_8     | I        | I      | ı       | Parallel sensor image data.              |  |
| 34       | S_IMG_9     |          | ı      | I       | Parallel sensor image data.              |  |
| 35       | ADIO0       | I        |        |         | I2S DI or DMIC LIN/RIN                   |  |
| 36       | ADIO1       | I        |        |         | I2S BCLK                                 |  |
| 37       | ADIO2       | I        |        |         | I2S MCLK or DMIC MCLK                    |  |
| 38       | ADIO3       |          |        |         | I2S LRCK                                 |  |
| 39       | GPIO2       | I        |        |         | I2S_SDA                                  |  |
| 40       | GPIO3       | 1        |        |         | I2S_SCL                                  |  |
| 41       | GPIO4       | ı        |        |         | General purpose I/O.                     |  |
| 42       | VDD12       | P        | P      | P       | DSP core power.                          |  |
| 43       | VDDR        | Р        | Р      | P       | Power for DDR.                           |  |
| 44       | SF_CS       | OH       | 0      | F       | SPI chip select to serial flash.         |  |
| 45       | SF_SCK      | OL       | 0      | OL      | SPI clock to serial flash.               |  |
| 46       | SF_SI       | ı        | I      | I       | SPI data in from serial flash.           |  |
| 47       | SF_SO       | OL       | 0      | OL      | SPI data out to serial flash.            |  |
| 48       | VDD33       | P        | P      | Р       | DSP system power.                        |  |
| 49       | XOUT        | 0        | 0      | OH      | OSC output (Rf=1M).                      |  |
| 50       | XIN         |          | I      | I       | OSC input (Rf=1M) (12MHz).               |  |
| 51       | VSSD        | Р        | P      | P       | Ground.                                  |  |
| 52       | VSS         | P        | P      | P       | Ground.                                  |  |
| 53       | VSS         | P        | Р      | P       | Ground.                                  |  |
| 54       | VSSP        | P        | Р      | Р       | Ground.                                  |  |
| 55       | VSS         | P        | P<br>P | P<br>P  | Ground.                                  |  |
| 56       | VSSP        | P        | -      | -       | Ground.                                  |  |
| 57       | VSSP        | P        | P      | P<br>P  | Ground.                                  |  |
| 58       | VSS         | P        | Р      |         | Ground.                                  |  |
| 59<br>60 | VSS<br>RST  | Р        | P      | P       | Ground.                                  |  |
|          |             | P        | P      | P       | Chip reset. Active high.                 |  |
| 61<br>62 | VSS<br>VSSP | P<br>P   | P      | P       | Ground.                                  |  |
| 63       |             |          | l P    | l<br>I  | Ground.                                  |  |
| 64       | TEST<br>VSS | l<br>P   | P      | P       | Test pin. Normal low. Ground.            |  |
|          |             | P        | P      | P       | Ground.                                  |  |
| 65       | VSS         | ۲        | P      | ۲       | Ground.                                  |  |

O: output I: input
OU: output unknown O: output
OH: output high B: Bidirection
OL L output low F: Firmware control

A: Analog



## 4.2 package type II: QFN88 - SN9C292BJG

## 4.2.1 Pin-Out Diagram



#### 4.2.2 Pin-Out Description

| Pin | Pin   | Mode     |        |         | Description                     |  |
|-----|-------|----------|--------|---------|---------------------------------|--|
| No. | Name  | Power Up | Normal | Suspend | Description                     |  |
| 1   | XOUT  | 0        | 0      | OH      | OSC output (Rf=1M)              |  |
| 2   | XIN   |          | I      | - 1     | OSC input (Rf=1m) (12MHz)       |  |
| 3   | VDD12 | Р        | Р      | Р       | DSP core power 1.2V             |  |
| 4   | VDD33 | Р        | Р      | Р       | DSP system power 3.3V           |  |
| 5   | VSS   | Р        | Р      | Р       | Ground                          |  |
| 6   | DM    | Α        | Α      | Α       | USB D-                          |  |
| 7   | DP    | Α        | Α      | Α       | USB D+                          |  |
| 8   | VSS   | Р        | Р      | Р       | Ground                          |  |
| 9   | VDD12 | Р        | Р      | Р       | DSP core power 1.2V             |  |
| 10  | VSS   | Р        | Р      | Р       | Ground                          |  |
| 11  | VDD33 | Р        | Р      | Р       | DSP system power 3.3V           |  |
| 12  | SPIO0 | - 1      | 0      | 0       | General purpose I/O or SPIO SCK |  |
| 13  | SPIO1 | 1        | 0      | 0       | General purpose I/O or SPIO SO  |  |
| 14  | SPIO2 |          | 0      | 0       | General purpose I/O or SPIO SI  |  |
| 15  | SPIO3 |          | 0      | 0       | General purpose I/O or SPIO CS  |  |
| 16  | GPI00 | I        | 0      | 0       | General purpose I/O             |  |
| 17  | GPI07 | 1        |        |         | General purpose I/O             |  |
| 18  | VDD12 | Р        | Р      | Р       | DSP core power 1.2V             |  |
| 19  | VSS   | Р        | Р      | Р       | Ground                          |  |
| 20  | NC    |          |        |         | Not connect                     |  |



| Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Not connect   22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |  |
| 22         VDDR         P         P         P         DDR power 1.8V           23         VREF         I         I         I         DDR VREF via a capacitor 0.1uF to ground           24         VDD12         P         P         P         DSP core power 1.2V           25         VDDR         P         P         P         DDR power 1.8V           26         VDDR         P         P         P         DDR power 1.8V           27         VDD12         P         P         P         DDR power 1.8V           28         VDDR         P         P         P         DDR power 1.8V           29         VDD12         P         P         P         DDR power 1.8V           30         VREF         I         I         I         DDR power 1.8V           31         VDDR         P         P         P         DDR power 1.8V           33         VDDR         P         P         P         DDR power 1.8V           34         GPI01         I         General purpose I/O           35         SDA         I         B         F         I2C data for sensor           36         SCL         OU         B                                                           |   |  |
| 24         VDD12         P         P         P         DSP core power 1.2V           25         VDDR         P         P         P         DDR power 1.8V           26         VDDR         P         P         P         DDR power 1.8V           27         VDD12         P         P         P         DDR power 1.8V           28         VDDR         P         P         P         DDR power 1.2V           29         VDD12         P         P         P         DDR power 1.8V           30         VREF         I         I         I         DDR power 1.8V           31         VDDR         P         P         P         DDR power 1.8V           32         VDD12         P         P         P         DDR power 1.8V           33         VDDR         P         P         P         DDR power 1.8V           34         GPIO1         I         General purpose I/O           35         SDA         I         B         F         I2C dack for sensor           36         SCL         OU         B         F         I2C clock for sensor           37         S_YSYNC         I         I         I </td <td></td>                                                  |   |  |
| 25         VDDR         P         P         P         DDR power 1.8V           26         VDDR         P         P         P         DDR power 1.8V           27         VDD12         P         P         P         DDR power 1.8V           28         VDDR         P         P         P         DDR power 1.8V           29         VDD12         P         P         P         DDR power 1.8V           30         VREF         I         I         I         DDR power 1.8V           31         VDDR         P         P         P         DDR power 1.8V           32         VDD12         P         P         P         DDR power 1.8V           33         VDDR         P         P         P         DDR power 1.8V           34         GPIO1         I         General purpose I/O           35         SDA         I         B         F         I2C data for sensor           36         SCL         OU         B         F         I2C clock for sensor           37         S_VSYNC         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P                                                                   |   |  |
| 26         VDDR         P         P         P         DDR power 1.8V           27         VDD12         P         P         P         DSP core power 1.2V           28         VDDR         P         P         P         DDR power 1.8V           29         VDD12         P         P         P         DSP core power 1.2V           30         VREF         I         I         I         DDR power 1.8V           31         VDDR         P         P         P         DSP core power 1.2V           32         VDD12         P         P         P         DDR power 1.8V           34         GPIO1         I         General purpose I/O           35         SDA         I         B         F         I2C data for sensor           36         SCL         OU         B         F         I2C clock for sensor           37         S_VSYNC         I         I         I         Parallel sensor hync           38         S_HSYNC         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         P         I/O voltage level setting for sensor           42                                            |   |  |
| 27         VDD12         P         P         P         P         DSP core power 1.2V           28         VDDR         P         P         P         DDR power 1.8V           29         VDD12         P         P         P         DSP core power 1.2V           30         VREF         I         I         I         DDR power 1.8V           31         VDDR         P         P         P         DSP core power 1.2V           32         VDD12         P         P         P         DDR power 1.8V           34         GPIO1         I         General purpose I/O           35         SDA         I         B         F         I2C data for sensor           36         SCL         OU         B         F         I2C clock for sensor           37         S_VSYNC         I         I         I         Parallel sensor hync           38         S_HSYNC         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         P         P         P         P         P         P         P         P         P         P         P         P         P <td></td>                                         |   |  |
| 28         VDDR         P         P         P         DDR power 1.8V           29         VDD12         P         P         P         DSP core power 1.2V           30         VREF         I         I         I         DDR VREF           31         VDDR         P         P         P         DDR power 1.8V           32         VDD12         P         P         P         DDR power 1.8V           34         GPI01         I         General purpose I/O           35         SDA         I         B         F         I2C data for sensor           36         SCL         OU         B         F         I2C clock for sensor           37         S_VSYNC         I         I         I         Parallel sensor hsync           38         S_HSYNC         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         Sensor clock           43         S_IMG_0         I                                            |   |  |
| 29         VDD12         P         P         P         DSP core power 1.2V           30         VREF         I         I         I         DDR VREF           31         VDDR         P         P         P         DDR power 1.8V           32         VDDR         P         P         P         DDR power 1.8V           34         GPIO1         I         General purpose I/O           35         SDA         I         B         F         I2C clock for sensor           36         SCL         OU         B         F         I2C clock for sensor           37         S_VSYNC         I         I         I         Parallel sensor vsync           38         S_HSYNC         I         I         I         Parallel sensor hsync           39         S_PCK         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         Sensor clock           43         S_IMG_0         I                                    | · |  |
| 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |  |
| 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |  |
| 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |  |
| 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |  |
| 34         GPIO1         I         General purpose I/O           35         SDA         I         B         F         I2C data for sensor           36         SCL         OU         B         F         I2C clock for sensor           37         S_VSYNC         I         I         I         Parallel sensor vsync           38         S_HSYNC         I         I         I         Parallel sensor hsync           39         S_PCK         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor data lane 0 negative signal           47         DPO         A         A         A         MIPI sensor data l |   |  |
| 35   SDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |  |
| 36         SCL         OU         B         F         I2C clock for sensor           37         S_VSYNC         I         I         I         Parallel sensor vsync           38         S_HSYNC         I         I         I         Parallel sensor hsync           39         S_PCK         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor data lane 0 negative signal           47         DP0         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         P         DSP core power 1.2V                                   |   |  |
| 37         S_VSYNC         I         I         I         Parallel sensor vsync           38         S_HSYNC         I         I         I         Parallel sensor hsync           39         S_PCK         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DNO         A         A         A         MIPI sensor data lane 0 negative signal           47         DPO         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         P         DSP core power 1.2V                                            |   |  |
| 38         S_HSYNC         I         I         I         Parallel sensor hsync           39         S_PCK         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DNO         A         A         A         MIPI sensor data lane 0 negative signal           47         DPO         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                       |   |  |
| 39         S_PCK         I         I         I         Parallel sensor pixel clock           40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DNO         A         A         A         MIPI sensor data lane 0 negative signal           47         DPO         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                            |   |  |
| 40         VDD12         P         P         P         DSP core power 1.2V           41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DN0         A         A         A         MIPI sensor data lane 0 negative signal           47         DP0         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                                                                                                                                   |   |  |
| 41         VDD33/18         P         P         P         I/O voltage level setting for sensor           42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DN0         A         A         A         MIPI sensor data lane 0 negative signal           47         DP0         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                        |   |  |
| 42         SEN_CLK         O         O         O         Sensor clock           43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DN0         A         A         A         MIPI sensor data lane 0 negative signal           47         DP0         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                           | · |  |
| 43         S_IMG_0         I         I         I         Parallel sensor image data           44         S_IMG_1         I         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DN0         A         A         A         MIPI sensor data lane 0 negative signal           47         DP0         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |  |
| 44         S_IMG_1         I         I         I         Parallel sensor image data           45         S_IMG_2         I         I         I         Parallel sensor image data           46         DN0         A         A         A         MIPI sensor data lane 0 negative signal           47         DP0         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |  |
| 45         S_IMG_2         I         I         I         Parallel sensor image data           46         DN0         A         A         A         MIPI sensor data lane 0 negative signal           47         DP0         A         A         A         MIPI sensor data lane 0 positive signal           48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |  |
| 46 DN0 A A A MIPI sensor data lane 0 negative signal 47 DP0 A A A MIPI sensor data lane 0 positive signal 48 VSS P P P Ground 49 VDD12 P P DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |  |
| 48         VSS         P         P         P         Ground           49         VDD12         P         P         P         DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |  |
| 49 VDD12 P P DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |  |
| 50 DPCK A A MIPI sensor clock lane positive signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |  |
| 7. In Facility Good and Positive Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |  |
| 51 DNCK A A MIPI sensor clock lane negative signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |  |
| 52 VSS P P P Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |  |
| 53 S_IMG_3 I I Parallel sensor image data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| 54 S_IMG_4 I I Parallel sensor image data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| 55 S_IMG_5 I I Parallel sensor image data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| 56 S_IMG_6 I I Parallel sensor image data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| 57 S_IMG_7 I I Parallel sensor image data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| 58 S_IMG_8 I I Parallel sensor image data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| 59 S_IMG_9 I I Parallel sensor image data  60 VDD33/18 P P P I/O voltage level setting for sensor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |  |
| 60 VDD33/18 P P P I/O voltage level setting for sensor 61 VSS P P Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |  |
| 61 VSS P P P Ground  62 VDD12 P P DSP core power 1.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |  |
| 63 VDD33 P P DSP system power 3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |  |
| 64 NC Not connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |  |
| 65 ADIO0 I I2S DI or DMIC LIN/RIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |  |



| Pin | Pin    | Mode     |        |         | Description              |
|-----|--------|----------|--------|---------|--------------------------|
| No. | Name   | Power Up | Normal | Suspend | Description              |
| 66  | ADIO1  | I        |        |         | I2S BCLK                 |
| 67  | ADIO2  | I        |        |         | I2S MCLK or DMIC CLK     |
| 68  | ADIO3  | I        |        |         | I2S LRCK                 |
| 69  | GPIO2  | I        |        |         | I2S SDA                  |
| 70  | GPIO3  | - 1      | 0      | 0       | I2S SCL                  |
| 71  | GPIO4  | I        | 0      | 0       | General purpose I/O      |
| 72  | TEST   | I        | I      | - 1     | TEST pin normal low      |
| 73  | RST    | I        | I      | ı       | Chip reset active high   |
| 74  | VDD12  | Р        | Р      | Р       | DSP core power 1.2V      |
| 75  | VDDR   | Р        | Р      | Р       | DDR power 1.8V           |
| 76  | VDD12  | Р        | Р      | Р       | DSP core power 1.2V      |
| 77  | VDDR   | Р        | Р      | Р       | DDR power 1.8V           |
| 78  | VDDR   | Р        | Р      | Р       | DDR power 1.8V           |
| 79  | VDD12  | Р        | Р      | Р       | DSP core power 1.2V      |
| 80  | VDDR   | Р        | Р      | Р       | DDR power 1.8V           |
| 81  | VDD12  | Р        | Р      | Р       | DSP core power 1.2V      |
| 82  | VDDR   | Р        | Р      | Р       | DDR power 1.8V           |
| 83  | SF_CS  | OH       | 0      | F       | Serial flash chip select |
| 84  | SF_SCK | OL       | 0      | OL      | Serial flash clock       |
| 85  | SF_SI  | I        | ı      | I       | Serial flash data input  |
| 86  | SF_SO  | OL       | 0      | OL      | Serial flash data output |
| 87  | VDD33  | Р        | Р      | Р       | DSP system power 3.3V    |
| 88  | VDD12  | Р        | Р      | Р       | DSP core power 1.2V      |

O: output I: input
OU: output unknown O: output
OH: output high B: Bidirection
OL L output low F: Firmware control

A: Analog



## 5 Electrical Characteristics

# 5.1 DC Operating Condition

## 5.1.1 Absolute Maximum Ratings

| Symbol   | Parameter      | Rating             | Units |
|----------|----------------|--------------------|-------|
| VDD33    | Power Supply   | -0.3 ~ 3.6         | V     |
| VDD33_18 | Power Supply   | -0.3 ~ 3.6         | ٧     |
| DVDD     | Power Supply   | -0.12 ~ 1.32       | ٧     |
| Vin      | Input Voltage  | -0.3 ~ VDD33 + 0.3 | ٧     |
| Vout     | Output Voltage | -0.3 ~ VDD33 + 0.3 | V     |

## 5.1.2 Recommened Operating Conditions

| Symbol   | Parameter     | Тур     | Units |
|----------|---------------|---------|-------|
| VDD33    | Power Supply  | 3.3     | V     |
| VDD33_18 | Power Supply  | 3.3/1.8 | ٧     |
| DVDD     | Power Supply  | 1.2     | V     |
| Vin      | Input voltage | 3.3     | ٧     |

#### 5.1.3 DC Electrical Characteristics

(Under Recommended Operating Conditions and

VDD33=3.0 ~ 3.6V, VDD33\_18=1.62 ~ 3.6V, Ta=0 to +70 °C)

| Symbol         | Parameter                 | Conditions                 | Min          | Тур | Max          | Units |
|----------------|---------------------------|----------------------------|--------------|-----|--------------|-------|
| Vil (VDD33)    | Input low voltage         | CMOS                       | -0.3         |     | 0.2*VDD33    | V     |
| Vih(VDD33)     | Input high voltage        | CMOS                       | 0.8*VDD33    |     | VDD33+0.3    | V     |
| Vil (VDD33_18) | Input low voltage         | CMOS                       | -0.3         |     | 0.2*VDD33_18 | V     |
| Vih(VDD33_18)  | Input high voltage        | CMOS                       | 0.8*VDD33_18 |     | VDD33_18+0.3 | V     |
| lil            | Input low current         | no pull-up or<br>pull-down | -1           |     | 1            | μΑ    |
| lih            | Input high current        | no pull-up or<br>pull-down | -1           |     | 1            | μΑ    |
| loz            | Tri-state leakage current |                            | -1           |     | 1            | μΑ    |
| Vol            | Output Low voltage        | Iol=4mA / 8mA              |              |     | 0.4          | V     |
| Voh            | Output high voltage       | Ioh=4mA / 8mA              | 2.4          |     |              | V     |
| Cin            | Input capacitance         |                            |              | 10  |              | pF    |



| Cout | Output capacitance                   | 10  |   | pF |
|------|--------------------------------------|-----|---|----|
| Cbid | Bi-directional buffer<br>Capacitance | 10  |   | pF |
| Rpu  | Pull-up resistor                     | 70l | < | Ω  |
| Rpd  | Pull-down resistor                   | 701 | < | Ω  |

## **5.2 AC Operating Condition**

#### 5.2.1 Parallel Sensor Interface



| Parameter                    | Symbol | Min.   | Тур. | Max. | Unit |
|------------------------------|--------|--------|------|------|------|
| VSYNC pulse width            | tVSYNC | tPCLK  | -    | _    | ns   |
| VSYNC to HSYNC               | tVTH   | tPCLK  | •    | -    | ns   |
| HSYNC pulse width            | tHSYN  | tPCLK  | •    | -    | ns   |
| Blank time between two HSYNC | tHBLK  | tPCLK  | •    | -    | ns   |
| HSYNC to VSYNC               | tHTV   | tHSYNP |      |      | ns   |

#### Note:

- 1. t<sub>SENCK</sub> is period of internal clock for sensor post processing.
- 2.  $t_{HSYNP}$  is period of Hsync,  $t_{VSYNP}$  is period of Vsync.
- 3. HVD (High Valid), LVD (Low Valid).

SYNC\_MODE = 1 : (PCLK is free run)





| Parameter                | Symbol             | Min.              | Тур. | Max. | Unit |
|--------------------------|--------------------|-------------------|------|------|------|
| HSYNC pulse width        | t <sub>HSYN</sub>  | t <sub>PCLK</sub> | -    | _    | ns   |
| PCLK Low Pulse Width     | t <sub>LPCLK</sub> | 2.0               | -    | -    | ns   |
| PCLK High Pulse Width    | t <sub>HPCLK</sub> | 2.0               | -    | -    | ns   |
| Frequency of pixel clock | f <sub>PCLK</sub>  | -                 | -    | 96   | MHz  |
| Image data setup time    | t <sub>DSU</sub>   | 2.0               | -    | -    | ns   |
| Image data hold time     | t <sub>DHD</sub>   | 2.0               | -    | -    | ns   |

#### Note:

- 1. t<sub>SENCK</sub> is period of internal clock for sensor post processing
- 2. ORE (On Rising Edge) means the timing act on rising edge
- 3. OFE (On Falling Edge) means the timing act on falling edge



| Parameter                | Symbol | Min. | Тур. | Max. | Unit |
|--------------------------|--------|------|------|------|------|
| VSYNC / HSYNC setup time | tSU    | 2    | -    | -    | ns   |
| VSYNC / HSYNC hold time  | tHD    | 2    | -    | ı    | ns   |

SYNC\_MODE = 0: (PCLK is output only when haync active)





| Parameter                | Symbol             | Min.               | Тур. | Max. | Unit |
|--------------------------|--------------------|--------------------|------|------|------|
| HSYNC pulse width        | t <sub>HSYN</sub>  | HSIZE * tPCLK      | -    | -    | ns   |
| HSYNC to PCLK            | t <sub>HTP</sub>   | t <sub>SENCK</sub> | -    | -    |      |
| PCLK Low Pulse Width     | t <sub>LPCLK</sub> | 2.0                | -    | -    | ns   |
| PCLK High Pulse Width    | t <sub>HPCLK</sub> | 2.0                | -    | -    | ns   |
| Frequency of pixel clock | f <sub>PCLK</sub>  | -                  | -    | 96   | MHz  |
| Image data setup time    | t <sub>DSU</sub>   | 2.0                | -    | -    | ns   |
| Image data hold time     | t <sub>DHD</sub>   | 2.0                | -    | _    | ns   |

#### Note:

- 1. t<sub>SENCK</sub> is period of internal clock for sensor post processing
- 2. ORE (On Rising Edge) means the timing act on rising edge
- 3. OFE (On Falling Edge) means the timing act on falling edge
- 4. HSIZE represents total valid PCLK number per horizontal line

## 5.2.2 MIPI Sensor Interface

#### High-speed Data Transmission





#### MIPI Operation Timing Parameters

| Parameter                  | Min            | Max                                      | Unit |
|----------------------------|----------------|------------------------------------------|------|
| $T_{LPX(1)}$               | 66             |                                          | ns   |
| T <sub>HS-PREPARE(2)</sub> | 66             | 85ns + 6*UI <sub>(3)</sub>               | ns   |
| T <sub>HS-ZERO(4)</sub>    | 120            | 2*[T <sub>HS-EXIT</sub> – (110ns+10*UI)] | ns   |
| T <sub>HS-TRAIL(5)</sub>   | 16*UI          |                                          | ns   |
| T <sub>HS-EXIT(6)</sub>    | 240ns + 110*UI |                                          | ns   |
| T <sub>EOT(7)</sub>        | 16*UI          | 105ns + 12*UI                            | ns   |

- 1. T<sub>LPX</sub> is the time from the end of LP-11state to the start of LP-00 state.
- 2. T<sub>HS-PREPARE</sub> is the time from the start of LP-00 to the start of the HS-0 state.
- 3. UI is the one data bit time.
- 4. T<sub>HS-ZERO</sub> is the time during HS-0 state.
- 5. T<sub>HS-TRAIL</sub> is the time that the transmitter drives the differential state after last data bit of HS burst.
- 6.  $T_{HS-EXIT}$  is the time from the end of  $T_{HS-TRAIL}$  to the start of the LP-01 of the next packet.
- 7.  $T_{EOT}$  is the time from the end of  $T_{HS-TRAIL}$  to Low-Power state that mean DP = 1 and DN = 1.
  - Note1: The ranges of the red marked parameters for the above table must be satisfied. The other parameters can reference the document of MIPI Alliance Specification for DPHY.
  - Note2: T<sub>TERM-PD</sub> is the time from termination enable to the release of power down. The range of T<sub>TERM-PD</sub> is from (T<sub>HS-PREPARE</sub> + 33 ns) to (T<sub>HS-ZERO</sub> + T<sub>HS-PREPARE</sub> − 33ns) and the suggestion value is the min(T<sub>HS-PREPARE</sub> + 0.5\*T<sub>HS-ZERO</sub>, 495ns).

#### 5.2.3 I2C Control Interface







| Parameter                     | Cymbol                | Sta       | ndard m | node | F    | ast mod | de   | Unit  |
|-------------------------------|-----------------------|-----------|---------|------|------|---------|------|-------|
| Farameter                     | Symbol                | Min.      | Тур.    | Max. | Min. | Тур.    | Max. | Offic |
| SCL clock frequency           | f <sub>SCL</sub>      | -         | 98.7    | -    | -    | 394.7   | -    | kHz   |
| Hold time START condition     | t <sub>HD;STA</sub>   | -         | 5067    | -    | -    | 1267    | -    | ns    |
| LOW period of the SCL clock   | t <sub>LOW</sub>      | -         | 5067    | -    | -    | 1267    | -    | ns    |
| HIGH period of the SCL clock  | t <sub>HD;STA</sub>   | -         | 5067    | -    | -    | 1267    | -    | ns    |
| Setup time for a repeated     |                       |           | E067    |      |      | 1267    |      | 20    |
| START condition               | t <sub>SU;STA</sub> - | ŪSU;STA - | 5067    | -    | -    | 1207    | -    | ns    |
| Data hold time: Write         | t <sub>HD:DAT</sub>   | -         | 2533    | -    | -    | 633     | -    | ns    |
| Data hold time: Read          | t <sub>HD:DAT</sub>   | 10        | ı       | ı    | 10   | -       | -    | ns    |
| Data setup time: Write        | t <sub>SU:DAT</sub>   | -         | 2533    | -    | -    | 633     | -    | ns    |
| Data setup time: Read         | t <sub>SU:DAT</sub>   | 10        | -       | -    | 10   | -       | -    | ns    |
| Setup time for STOP condition | t <sub>SU:STO</sub>   | -         | 5066    | -    | -    | 1267    | -    | ns    |
| Bus free time between a       | 4                     | 4.8       |         |      | 1.4  |         |      |       |
| STOP and START condition      | t <sub>BUF</sub>      | 4.0       | _       | -    | 1.4  | _       | _    | us    |

#### 5.2.4 Serial Flash Interface



When  $f_{SCK} = 60 \text{ Mhz}$  (SPEED=1, SFCK\_SEL=1)



| Parameter                        | Symbol           | Min. | Тур. | Max. | Unit |
|----------------------------------|------------------|------|------|------|------|
| SCK clock frequency              | f <sub>SCK</sub> | -    | 60   | -    | MHz  |
| Chip Select low to SF_CK Edge    | t <sub>css</sub> | 136  | -    | -    | ns   |
| SF_CK Edge to Chip Select High   | t <sub>CSH</sub> | 32   | -    | -    | ns   |
| Chip High period                 | t <sub>cs</sub>  | 120  | -    | -    | ns   |
| Clock high period                | t <sub>WH</sub>  | 8    | -    | -    | ns   |
| Clock low period                 | t <sub>WL</sub>  | 8    | -    | -    | ns   |
| Input Data setup time            | t <sub>su</sub>  | 6    | -    | -    | ns   |
| Input Data hold time             | t <sub>H</sub>   | 6    | -    | -    | ns   |
| Output Data Valid time @ CL=20pF | t <sub>V</sub>   | -    | -    | 5    | ns   |
| Output Data Hold time @ CL=20pF  | t <sub>HO</sub>  | 0    | -    | -    | ns   |

## When $f_{SCK} = 40 \text{ Mhz}$ (SPEED=2, SFCK\_SEL=1)

| Parameter                        | Symbol           | Min. | Тур. | Max. | Unit |
|----------------------------------|------------------|------|------|------|------|
| SCK clock frequency              | f <sub>SCK</sub> | -    | 40   | -    | MHz  |
| Chip Select low to SF_CK Edge    | t <sub>CSS</sub> | 144  | -    | -    | ns   |
| SF_CK Edge to Chip Select High   | t <sub>CSH</sub> | 32   | -    | -    | ns   |
| Chip High period                 | t <sub>CS</sub>  | 120  | -    | -    | ns   |
| Clock high period                | t <sub>WH</sub>  | 8    | -    | -    | ns   |
| Clock low period                 | t <sub>WL</sub>  | 16   | -    | -    | ns   |
| Input Data setup time            | t <sub>SU</sub>  | 10   | -    | -    | ns   |
| Input Data hold time             | t <sub>H</sub>   | 10   | -    | -    | ns   |
| Output Data Valid time @ CL=20pF | t <sub>V</sub>   | -    | -    | 5    | ns   |
| Output Data Hold time @ CL=20pF  | t <sub>HO</sub>  | 0    | -    | -    | ns   |

## When $f_{SCK} = 24 \text{ Mhz}$ (SPEED=1, SFCK\_SEL=0)

| Parameter                      | Symbol           | Min. | Тур. | Max. | Unit |
|--------------------------------|------------------|------|------|------|------|
| SCK clock frequency            | f <sub>SCK</sub> | -    | 24   | -    | MHz  |
| Chip Select low to SF_CK Edge  | t <sub>CSS</sub> | 340  | -    | -    | ns   |
| SF_CK Edge to Chip Select High | t <sub>CSH</sub> | 80   | -    | -    | ns   |
| Chip High period               | t <sub>CS</sub>  | 300  | -    | -    | ns   |
| Clock high period              | t <sub>WH</sub>  | 20   | -    | -    | ns   |
| Clock low period               | t <sub>WL</sub>  | 20   | -    | -    | ns   |
| Input Data setup time          | t <sub>SU</sub>  | 10   | -    | -    | ns   |
| Input Data hold time           | t <sub>H</sub>   | 10   | -    | -    | ns   |



| Output Data Valid time @ CL=20pF | t <sub>V</sub>  | - | - | 5 | ns |
|----------------------------------|-----------------|---|---|---|----|
| Output Data Hold time @ CL=20pF  | t <sub>HO</sub> | 0 | - | - | ns |

## When $f_{SCK} = 12 \text{ Mhz}$ (SPEED=2, SFCK\_SEL=0)

| Parameter                        | Symbol           | Min. | Тур. | Max. | Unit |
|----------------------------------|------------------|------|------|------|------|
| SCK clock frequency              | f <sub>SCK</sub> | -    | 12   | -    | MHz  |
| Chip Select low to SF_CK Edge    | t <sub>CSS</sub> | 360  | -    | -    | ns   |
| SF_CK Edge to Chip Select High   | t <sub>CSH</sub> | 80   | -    | -    | ns   |
| Chip High period                 | t <sub>CS</sub>  | 300  | -    | -    | ns   |
| Clock high period                | t <sub>WH</sub>  | 20   | -    | -    | ns   |
| Clock low period                 | t <sub>WL</sub>  | 40   | -    | -    | ns   |
| Input Data setup time            | t <sub>su</sub>  | 10   | -    | -    | ns   |
| Input Data hold time             | t <sub>H</sub>   | 10   | -    | -    | ns   |
| Output Data Valid time @ CL=20pF | t <sub>V</sub>   | _    | -    | 5    | ns   |
| Output Data Hold time @ CL=20pF  | t <sub>HO</sub>  | 0    | -    | -    | ns   |

## 5.3 Temperature

## 5.3.1 Storage Temperature

From -40'C to +150'C

## 5.3.2 Operation Temperature

| Max. Junction Temp. | Max. Lead Temp.   | Ta (°C) | θja (°C/W) |
|---------------------|-------------------|---------|------------|
| 100                 | +390°C±10°C, 5sec | 0 ~ 70  |            |



# 6 Package

## 6.1 Nomenclature





## 6.2 package type I: LGA65 - SN9C292BIG

## 6.2.1 Drawing





## 6.2.2 Dimension

|                             | CVMPOL | COV     | COMMON DIMENSIONS |      |  |  |
|-----------------------------|--------|---------|-------------------|------|--|--|
|                             | SYMBOL | MIN.    | NOR.              | MAX. |  |  |
| TOTAL THICKNESS             | Α      |         |                   | 0.9  |  |  |
| SUBSTRATE THICKNESS         | A1     |         | 0.21              | REF  |  |  |
| MOLD THICKNESS              | A2     |         | 0.54              | REF  |  |  |
| BODY SIZE                   | D      |         | 5                 | BSC  |  |  |
| BOD I SIZE                  | Е      |         | 7                 | BSC  |  |  |
| LEAD WIDTH                  | W      | 0.15    | 0.2               | 0.25 |  |  |
| LEAD LENGTH                 | L      | 0.3     | 0.4               | 0.5  |  |  |
| LEAD PITCH                  | е      | 0.4 BSC |                   | BSC  |  |  |
| LEAD COUNT                  | n      |         | 50                |      |  |  |
| EDGE BALL CENTER TO CENTER  | D1     |         | 3.6               | BSC  |  |  |
|                             | E1     |         | 5.6               | BSC  |  |  |
| BODY CENTER TO CONTACT BALL | SD     |         | 0.2               | BSC  |  |  |
|                             | SE     |         |                   | BSC  |  |  |
| BALL WIDTH                  | b      |         |                   |      |  |  |
| BALL DIAMETER               |        |         |                   |      |  |  |
| BALL OPENING                |        | 0.3     |                   |      |  |  |
| BALL PITCH                  | e1     |         |                   |      |  |  |
| BALL COUNT                  | n1     |         |                   |      |  |  |
| PRE-SOLDER                  |        | 0.01    |                   | 0.07 |  |  |
| PACKAGE EDGE TOLERANCE      | aaa    |         | 0.1               |      |  |  |
| MOLD FLATNESS               | bbb    | 0.1     |                   |      |  |  |
| COMPLANARITY                | ddd    | 0.08    |                   |      |  |  |
| BALL OFFSET (PACKAGE)       | eee    | 0.15    |                   |      |  |  |
| BALL OFFSET(BALL)           | fff    |         |                   |      |  |  |



## 6.3 package type II: QFN88 - SN9C292BJG

## 6.3.1 Drawing





PAD SIZE: 275X27\* MIL / 276X27\* MIL / 339X33\* MIL



## 6.3.2 Dimension

| SYMBOL   | COMMON DIMENSIONS |      |      |  |
|----------|-------------------|------|------|--|
| STIVIBUL | MIN.              | NOR. | MAX. |  |
| Α        | 0.80              | 0.85 | 0.90 |  |
| A1       | 0.00              | 0.02 | 0.05 |  |
| A3       | 0.2               | REF. |      |  |
| D        | 10.00             |      | BSC  |  |
| E        | 10.00             |      | BSC  |  |
| е        | 0.40              |      | BSC  |  |
| L        | 0.30              | 0.40 | 0.50 |  |
| K        | 0.20              |      | -    |  |
| D2       | 6.75              | 6.80 | 6.85 |  |
| E2       | 6.75              | 6.80 | 6.85 |  |
| b        | 0.15              | 0.20 | 0.25 |  |



由 Foxit PDF Editor 编辑 版权所有 (c) by Foxit 公司, 2003 - 2010 仅用干评估。

SONiX TECHNOLOGY CO., LTD.

## 7 Contact Information

Corporate Headquarters

10F-1, No.36, Taiyuan Street, Chupei City, Hsinchu, Taiwan

TEL: (886)3-5600-888 FAX: (886)3-5600-889

https://www.sunnywale.com

Taipei Sales Office

15F-2, No.171 Song Ted Road, Taipei, Taiwan TEL: (886)2-2759-1980 FAX: (886)2-2759-8180

E-mail: awin@sunnywale.com

Hong Kong Sales Office

Unit No.705, Level 7 Tower 1, Grand Central Plaza 138 Shatin Rural Committee Road, Shatin, New Territories,

Hong Kong

TEL: (852)2723-808 FAX: (852)2723-917

Shenzhen Contact Office

High Tech Industrial Park, Shenzhen, China

TEL: (86)755- 8304-5321FAX: (86)755- 8304-5369 E-mail:awin@sunnywale.com, www.sunnywale.com

■ U.S.A. Sales Office

TEL: 401-949266 FAX: 401-949284

E-mail: ascungiosonix@att.com